PATENTS



| Patent #               | Patent Title                                                                                           | Description (Primary Claims)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------------|--------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7,924,863              | Device & Method for<br>Processing Data Chunks                                                          | Methods and devices for managing data chunks, especially in multi-port aggregation devices, which dramatically decrease the logic needed for multiple port Ethernet/IP aggregation implementation in FPGA or ASIC. Also applies to the support of any other multiple port design including ATM, PPP, or TDM.                                                                                                                                                                                                                   |
| 7,822,051<br>8,223,788 | Method & System for<br>Transmitting Packets<br>Method and System for<br>Queuing Descriptors            | <ul> <li>Mechanism that enables deterministic, zero latency multicast technology of unlimited duplications, with the ability to maintain Quality of Service (QoS) between unicast and multicast packets, together with the ability to assign a different packet encapsulation/header per duplication.</li> <li>Also applies to the decrease of the internal chip memory by the use of external DDR memory that holds pointer and descriptor information, while maintaining wire speed duplication and zero latency.</li> </ul> |
| 7,620,770              | Device & Method for Storing<br>and Processing Data Units                                               | Zero-copy mechanism for storing an ingress data unit at the DDR memory unit for the purposes of packet re-ordering and traffic management, then retrieving a fetched data unit from the DDR memory for data unit processing, wherein the fetched data unit comprises at least a portion of the ingress data unit, all at wire speed and with single read and write to/from external DDR memory.                                                                                                                                |
| 8,345,685              | Method and Device for<br>Processing Data Packets                                                       | Methods and devices performing advanced search mechanism to process data packets<br>and perform various searches on a data packet, especially for forwarding data packets<br>by Layer Two switches, using low-cost DDR instead of expensive TCAM.                                                                                                                                                                                                                                                                              |
| 2015/0163691           | Method and System for<br>Distribution of High Data<br>Throughput Over Multiple<br>Wireless Connections | Method that enables distribution of high capacity data payload over multiple lower speed<br>links. The fragment can run over standard routers located in the network up to the far<br>end destination without a need for any gateway devices between the two end points –<br>applicable for SD-WAN that performs load balancing between low speed links over the<br>internet or wireless distribution.                                                                                                                         |